PCA9555 SCPS131G – AUGUST 2005 – REVISED MARCH 2018 # PCA9555 Remote 16-Bit I<sup>2</sup>C and SMBus I/O Expander With Interrupt Output and Configuration Registers #### 1 Features - Low Standby-Current Consumption of 1 μA Max - I<sup>2</sup>C to Parallel Port Expander - · Open-Drain Active-Low Interrupt Output - 5-V Tolerant I/O Ports - Compatible With Most Microcontrollers - 400-kHz Fast I<sup>2</sup>C Bus - Address by Three Hardware Address Pins for Use of up to Eight Devices - · Polarity Inversion Register - Latched Outputs With High-Current Drive Capability for Directly Driving LEDs - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ### 2 Applications - Servers - Routers (Telecom Switching Equipment) - Personal Computers - Personal Electronics - Industrial Automation Equipment - Products with GPIO-Limited Processors ## 3 Description This 16-bit I/O expander for the two-line bidirectional bus (I<sup>2</sup>C) is designed for 2.3-V to 5.5-V V<sub>CC</sub> operation. It provides general-purpose remote I/O expansion for most microcontroller families via the I<sup>2</sup>C interface [serial clock (SCL), serial data (SDA)]. The PCA9555 consists of two 8-bit Configuration (input or output selection), Input Port, Output Port, and Polarity Inversion (active high or active low operation) registers. At power on, the I/Os are configured as inputs. The system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | PCA9555 | SSOP (16) | 6.20 mm × 5.30 mm | | | VQFN (16) | 4.00 mm × 4.00 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. #### **Block Diagram** ## **Table of Contents** | 1 | Features 1 | | 8.3 Device Features | 13 | |---|----------------------------------------------------|----|--------------------------------------------------|-----------------| | 2 | Applications 1 | | 8.4 Device Functional Modes | 14 | | 3 | Description 1 | | 8.5 Programming | 15 | | 4 | Revision History2 | 9 | Application and Implementation | 22 | | 5 | Pin Configuration and Functions 3 | | 9.1 Application Information | <mark>22</mark> | | 6 | Specifications4 | | 9.2 Typical Application | <mark>22</mark> | | • | 6.1 Absolute Maximum Ratings | 10 | Power Supply Recommendations | 24 | | | 6.2 ESD Ratings | | 10.1 Power-On Reset Errata | 24 | | | 6.3 Recommended Operating Conditions | 11 | Layout | 25 | | | 6.4 Thermal Information | | 11.1 Layout Guidelines | 25 | | | 6.5 Electrical Characteristics | | 11.2 Layout Example | 25 | | | 6.6 I <sup>2</sup> C Interface Timing Requirements | 12 | Device and Documentation Support | 26 | | | 6.7 Switching Characteristics | | 12.1 Community Resources | 26 | | | 6.8 Typical Characteristics | | 12.2 Trademarks | 26 | | 7 | Parameter Measurement Information 10 | | 12.3 Electrostatic Discharge Caution | 26 | | 8 | Detailed Description | | 12.4 Glossary | 26 | | 5 | 8.1 Overview | 13 | Mechanical, Packaging, and Orderable Information | 26 | | | 8.2 Functional Block Diagram 12 | | | 20 | ## 4 Revision History | Changes from Revision F (June 2014) to Revision G | Page | |--------------------------------------------------------------------------------------------------------|----------------------------| | Added the Applications list | 1 | | Removed the Thermal Information from the Absolute Maximum Ratings | 4 | | Added Storage temperature range to the Absolute Maximum Ratings | 4 | | Changed the Handling Ratings table to the ESD Ratings table | 4 | | Added the Thermal Information table | 5 | | • Changed From: " $V_{CC}$ must be lowered to below 0.2 V" To: $V_{CC}$ must be lowered to 0 V" in the | Power-On Reset section. 13 | | Added the Design Requirements section | 23 | | Added the Application Curves section | 24 | | Added the Layout section | 25 | | Changes from Revision E (May 2008) to Revision F | Page | | Added Interrupt Errata section | 14 | | Added Power-On Reset Errata section. | 24 | ## 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | | | |-----------------|-------------------------------------------------------------|-----------|-------------------------------------------------------------------------| | NAME | SSOP (DB),<br>QSOP (DBQ),<br>TSSOP (PW), AND<br>TVSOP (DGV) | QFN (RGE) | DESCRIPTION | | ĪNT | 1 | 22 | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor. | | A1 | 2 | 23 | Address input 1. Connect directly to V <sub>CC</sub> or ground. | | A2 | 3 | 24 | Address input 2. Connect directly to V <sub>CC</sub> or ground. | | P00 | 4 | 1 | P-port input/output. Push-pull design structure. | | P01 | 5 | 2 | P-port input/output. Push-pull design structure. | | P02 | 6 | 3 | P-port input/output. Push-pull design structure. | | P03 | 7 | 4 | P-port input/output. Push-pull design structure. | | P04 | 8 | 5 | P-port input/output. Push-pull design structure. | | P05 | 9 | 6 | P-port input/output. Push-pull design structure. | | P06 | 10 | 7 | P-port input/output. Push-pull design structure. | | P07 | 11 | 8 | P-port input/output. Push-pull design structure. | | GND | 12 | 9 | Ground | | P10 | 13 | 10 | P-port input/output. Push-pull design structure. | | P11 | 14 | 11 | P-port input/output. Push-pull design structure. | | P12 | 15 | 12 | P-port input/output. Push-pull design structure. | | P13 | 16 | 13 | P-port input/output. Push-pull design structure. | | P14 | 17 | 14 | P-port input/output. Push-pull design structure. | | P15 | 18 | 15 | P-port input/output. Push-pull design structure. | | P16 | 19 | 16 | P-port input/output. Push-pull design structure. | | P17 | 20 | 17 | P-port input/output. Push-pull design structure. | | A0 | 21 | 18 | Address input 0. Connect directly to V <sub>CC</sub> or ground. | | SCL | 22 | 19 | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor. | | SDA | 23 | 20 | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor. | | V <sub>CC</sub> | 24 | 21 | Supply voltage | ## 6 Specifications ## 6.1 Absolute Maximum Ratings(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|-----------------------------|------|-----|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 6 | V | | VI | Input voltage range (2) | | -0.5 | 6 | V | | Vo | Output voltage range <sup>(2)</sup> | | -0.5 | 6 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | lok | Output clamp current | V <sub>O</sub> < 0 | | -20 | mA | | I <sub>IOK</sub> | Input/output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | I <sub>OL</sub> | Continuous output low current | $V_O = 0$ to $V_{CC}$ | | 50 | mA | | I <sub>OH</sub> | Continuous output high current | $V_O = 0$ to $V_{CC}$ | | -50 | mA | | | Continuous current through GND | | -250 | Λ | | | ICC | Continuous current through V <sub>CC</sub> | | 160 | mA | | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | MIN | MAX | UNIT | |---------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|------|------| | V Flactoretatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0 | 2000 | V | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0 | 1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions | | | | MIN | MAX | UNIT | |-----------------|--------------------------------|---------------------------------------|---------------------|---------------------|------| | $V_{CC}$ | Supply voltage | | 2.3 | 5.5 | V | | \/ | High lovel input valtage | SCL, SDA | $0.7 \times V_{CC}$ | 5.5 | V | | V <sub>IH</sub> | High-level input voltage | A2-A0, P07-P00, P17-P10 | $0.7 \times V_{CC}$ | 5.5 | V | | \/ | Low-level input voltage | SCL, SDA | -0.5 | $0.3 \times V_{CC}$ | V | | V <sub>IL</sub> | | A2-A0, P07-P00, P17-P10 | -0.5 | $0.3 \times V_{CC}$ | V | | I <sub>OH</sub> | High-level output current | P07-P00, P17-P10 | | -10 | mA | | $I_{OL}$ | Low-level output current | P07-P00, P17-P10 | | 25 | mA | | T <sub>A</sub> | Operating free-air temperature | · · · · · · · · · · · · · · · · · · · | -40 | 85 | °C | <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.4 Thermal Information | | THERMAL METRIC(1) | | PCA9555 | | | | | | |-----------------------|----------------------------------------------|---------|------------|-------------|------------|-----------|------|--| | | | | DBQ (QSOP) | DGV (TVSOP) | PW (TSSOP) | RGE (QFN) | UNIT | | | | | 24 PINS | 24 PINS | 24 PINS | 24 PINS | 24 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 81.1 | 81.8 | 105.4 | 91.0 | 43.6 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 41.5 | 39.3 | 36.7 | 35.5 | 37.8 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 40.0 | 36.0 | 50.8 | 46.1 | 21.0 | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 9.9 | 7.6 | 2.4 | 2.8 | 0.9 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 39.6 | 35.6 | 50.3 | 45.7 | 21.0 | °C/W | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a | n/a | n/a | n/a | 5.4 | °C/W | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMET | ER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|--------------------------------------|---------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|------|------| | V <sub>IK</sub> | Input diode clamp | voltage | I <sub>I</sub> = -18 mA | 2.3 V to 5.5 V | -1.2 | | | V | | $V_{POR}$ | Power-on reset vo | oltage | $V_I = V_{CC}$ or GND, $I_O = 0$ | V <sub>POR</sub> | | 1.5 | 1.65 | V | | | | | | 2.3 V | 1.8 | | | | | | | | $I_{OH} = -8 \text{ mA}$ | 3 V | 2.6 | | | | | | Donat bink lavel | | | 4.75 V | 4.1 | | | V | | $V_{OH}$ | P-port high-level output voltage (2) | | | 2.3 V | 1.7 | | | V | | | | $I_{OH} = -10 \text{ mA}$ | 3 V | 2.5 | | | | | | | | | | 2.3 V 1.8 3 V 2.6 4.75 V 4.1 2.3 V 1.7 3 V 2.5 4.75 V 4 3 3 8 3 2.3 V to 5.5 V 10 2.3 V to 5.5 V 2.3 V to 5.5 V 5.5 V 10 3.6 V 2.7 V 3.6 V 0 1.8 3 V 2.6 4.75 V 4 3 U 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | SDA | | V <sub>OL</sub> = 0.4 V | | 3 | | | | | | 5 (3) | | V <sub>OL</sub> = 0.5 V | 2 2 V to 5 5 V | 8 | 20 | | | | I <sub>OL</sub> | P port <sup>(3)</sup> | | V <sub>OL</sub> = 0.7 V | 2.3 V to 5.5 V | 10 | 24 | | mA | | | ĪNT | | V <sub>OL</sub> = 0.4 V | | 3 | | | | | | SCL, SDA | | V V 0ND | 0.01/1. 5.51/ | 2.2.1/+0.5.5.1/ | | ±1 | • | | l <sub>l</sub> | A2-A0 | | $V_I = V_{CC}$ or GND | 2.3 V to 5.5 V | | | ±1 | μА | | I <sub>IH</sub> | P port | | $V_I = V_{CC}$ | 2.3 V to 5.5 V | | | 1 | μА | | I <sub>IL</sub> | P port | | V <sub>I</sub> = GND | 2.3 V to 5.5 V | | | -100 | μА | | | | | | 5.5 V | | 100 | 200 | | | | Operating mode | | $V_I = V_{CC}$ or GND, $I_O = 0$ , $I/O = inputs$ , $f_{SCL} = 400$ kHz, No load | 3.6 V | | 30 | 75 | μΑ | | | | | 1/0 = 111puis, 18CL = 400 K112, 140 load | 2.7 V | | 20 | 50 | | | | | | | 5.5 V | | 1.1 | 1.5 | | | $I_{CC}$ | | Low inputs | $V_I = GND$ , $I_O = 0$ , $I/O = inputs$ , $f_{SCI} = 0$ kHz, No load | 3.6 V | | 0.7 | 1.3 | mA | | | 0. " | | ISCL = 6 KHZ, No load | 2.7 V | | 0.5 | 1 | | | | Standby mode | | | 5.5 V | | 0.5 | 1 | | | | | High inputs | I <sub>SCL</sub> = 0 kHz, No load | | | 0.4 | 0.9 | μΑ | | | | | | 0.25 | 0.8 | | | | | $\Delta I_{CC}$ | Additional current | in standby mode | One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | 2.3 V to 5.5 V | | | 1.5 | mA | | Cı | SCL | | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 V to 5.5 V | | 3 | 7 | pF | | <u></u> | SDA | | V V or CND | 221/40 5 5 1/ | | 3 | 7 | | | C <sub>io</sub> | P port | | $V_{IO} = V_{CC}$ or GND | 2.3 V to 5.5 V | | 3.7 | 9.5 | pF | <sup>(1)</sup> All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V $V_{CC}$ ) and $T_A$ = 25°C. <sup>(2)</sup> Each I/O must be externally limited to a maximum of 25 mA, and each octal (P07–P00 and P17–P10) must be limited to a maximum current of 100 mA, for a device total of 200 mA. <sup>(3)</sup> The total current sourced by all I/Os must be limited to 160 mA (80 mA for P07–P00 and 80 mA for P17–P10). ### 6.6 I<sup>2</sup>C Interface Timing Requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 14) | | | | MIN | MAX | UNIT | |-----------------------|------------------------------------------------------|------------------------------------------|---------------------------------------|-----|------| | f <sub>scl</sub> | I <sup>2</sup> C clock frequency | | 0 | 400 | kHz | | t <sub>sch</sub> | I <sup>2</sup> C clock high time | | 0.6 | | μS | | t <sub>scl</sub> | I <sup>2</sup> C clock low time | | 1.3 | | μS | | t <sub>sp</sub> | I <sup>2</sup> C spike time | | | 50 | ns | | t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time | | 100 | | ns | | t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time | | 0 | | ns | | t <sub>icr</sub> | I <sup>2</sup> C input rise time | | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns | | t <sub>icf</sub> | I <sup>2</sup> C input fall time | | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns | | t <sub>ocf</sub> | I <sup>2</sup> C output fall time | 10-pF to 400-pF bus | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns | | t <sub>buf</sub> | I <sup>2</sup> C bus free time between Stop and S | tart | 1.3 | | μS | | t <sub>sts</sub> | I <sup>2</sup> C Start or repeated Start condition s | etup | 0.6 | | μS | | t <sub>sth</sub> | I <sup>2</sup> C Start or repeated Start condition h | old | 0.6 | | μS | | t <sub>sps</sub> | I <sup>2</sup> C Stop condition setup | | 0.6 | | μS | | t <sub>vd(Data)</sub> | Valid-data time | SCL low to SDA output valid | 50 | | ns | | t <sub>vd(ack)</sub> | Valid-data time of ACK condition | ACK signal from SCL low to SDA (out) low | 0.1 | 0.9 | μS | | C <sub>b</sub> | I <sup>2</sup> C bus capacitive load | | | 400 | pF | <sup>(1)</sup> $C_b = total$ capacitance of one bus line in pF. #### 6.7 Switching Characteristics over recommended operating free-air temperature range, $C_L \le 100 \text{ pF}$ (unless otherwise noted) (see Figure 14 and Figure 15) | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |-----------------|----------------------------|-----------------|----------------|-----|-----|------| | t <sub>iv</sub> | Interrupt valid time | P port | ĪNT | | 4 | μS | | t <sub>ir</sub> | Interrupt reset delay time | SCL | ĪNT | | 4 | μS | | t <sub>pv</sub> | Output data valid | SCL | P port | | 200 | ns | | t <sub>ps</sub> | Input data setup time | P port | SCL | 150 | | ns | | t <sub>ph</sub> | Input data hold time | P port | SCL | 1 | | μS | #### 6.8 Typical Characteristics $T_A = 25$ °C (unless otherwise noted) Figure 1. Supply Current vs Temperature Figure 2. Standby Supply Current vs Temperature Figure 3. Supply Current vs Supply Voltage Figure 4. I/O Sink Current vs Output Low Voltage Figure 5. I/O Sink Current vs Output Low Voltage Figure 6. I/O Sink Current vs Output Low Voltage Copyright © 2005–2018, Texas Instruments Incorporated Submit Documentation Feedback ## TEXAS INSTRUMENTS #### **Typical Characteristics (continued)** $T_A = 25$ °C (unless otherwise noted) Figure 7. I/O Output Low Voltage vs Temperature Figure 8. I/O Source Current vs Output High Voltage Figure 9. I/O Source Current vs Output High Voltage Figure 10. I/O Source Current vs Output High Voltage Figure 11. I/O High Voltage vs Temperature Figure 12. Supply Current vs Number Of I/Os Held Low Submit Documentation Feedback ## **Typical Characteristics (continued)** $T_A = 25$ °C (unless otherwise noted) Copyright © 2005–2018, Texas Instruments Incorporated #### 7 Parameter Measurement Information SDA LOAD CONFIGURATION - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \ \Omega$ , $t_r/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. Figure 14. I<sup>2</sup>C Interface Load Circuit And Voltage Waveforms #### **Parameter Measurement Information (continued)** #### P-PORT LOAD CONFIGURATION #### WRITE MODE $(R/\overline{W} = 0)$ - A. $C_L$ includes probe and jig capacitance. - B. $t_{pv}$ is measured from 0.7 x $V_{CC}$ on SCL to 50% I/O (Pn) output. - C. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r/t_f \leq$ 30 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 15. P-Port Load Circuit And Voltage Waveforms #### 8 Detailed Description #### 8.1 Overview The system master can reset the PCA9555 in the event of a timeout or other improper operation by utilizing the power-on reset feature, which puts the registers in their default state and initializes the I<sup>2</sup>C/SMBus state machine. The PCA9555 open-drain interrupt (INT) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the PCA9555 can remain a simple slave device. The device outputs (latched) have high-current drive capability for directly driving LEDs. Although pin-to-pin and I<sup>2</sup>C-address is compatible with the PCF8575, software changes are required due to the enhancements. The PCA9555 is identical to the PCA9535, except for the inclusion of the internal I/O pullup resistor, which pulls the I/O to a default high when configured as an input and undriven. Three hardware pins (A0, A1, and A2) are used to program and vary the fixed I<sup>2</sup>C address and allow up to eight devices to share the same I<sup>2</sup>C bus or SMBus. The fixed I<sup>2</sup>C address of the PCA9555 is the same as the PCF8575, PCF8575C, and PCF8574, allowing up to eight of these devices in any combination to share the same I<sup>2</sup>C bus or SMBus. #### 8.2 Functional Block Diagram - A. Pin numbers shown are for DB, DBQ, DGV, DW, and PW packages. - B. All I/Os are set to inputs at reset. Figure 16. Logic Diagram Product Folder Links: PCA9555 Copyright © 2005-2018, Texas Instruments Incorporated #### **Functional Block Diagram (continued)** (1) At power-on reset, all registers return to default values. Figure 17. Simplified Schematic Of P-Port I/Os #### 8.3 Device Features #### 8.3.1 Power-On Reset When power (from 0 V) is applied to V<sub>CC</sub>, an internal power-on reset holds the PCA9555 in a reset condition until V<sub>CC</sub> has reached V<sub>POR</sub>. At that point, the reset condition is released and the PCA9555 registers and I<sup>2</sup>C/SMBus state machine initialize to their default states. After that, V<sub>CC</sub> must be lowered to 0 V and then back up to the operating voltage for a power-reset cycle. Refer to the *Power-On Reset Errata* section. Submit Documentation Feedback Copyright © 2005-2018, Texas Instruments Incorporated #### **Device Features (continued)** #### 8.3.2 I/O Port When an I/O is configured as an input, FETs Q1 and Q2 (in Figure 17) are off, creating a high-impedance input. The input voltage may be raised above V<sub>CC</sub> to a maximum of 5.5 V. If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the Output Port register. In this case, there are low-impedance paths between the I/O pin and either $V_{CC}$ or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation. #### 8.4 Device Functional Modes #### 8.4.1 Interrupt (INT) Output An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time, $t_{iv}$ , the signal $\overline{INT}$ is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting, data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) or not acknowledge (NACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as INT. Writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the Input Port register. Because each 8-pin port is read independently, the interrupt caused by port 0 is not cleared by a read of port 1 or vice versa. The INT output has an open-drain structure and requires pullup resistor to V<sub>CC</sub>. #### 8.4.1.1 Interrupt Errata #### 8.4.1.1.1 INT Description The INT will be improperly de-asserted if the following two conditions occur: i. The last I<sup>2</sup>C command byte (register pointer) written to the device was 00h. #### **NOTE** This generally means the last operation with the device was a Read of the input register. However, the command byte may have been written with 00h without ever going on to read the input register. After reading from the device, if no other command byte written, it will remain 00h. ii. Any other slave device on the I<sup>2</sup>C bus acknowledges an address byte with the R/W bit set high #### 8.4.1.1.2 System Impact Can cause improper interrupt handling as the Master will see the interrupt as being cleared. #### 8.4.1.1.3 System Workaround Minor software change: User must change command byte to something besides 00h after a Read operation to the PCA9555 device or before reading from another slave device. #### NOTE Software change will be compatible with other versions (competition and TI redesigns) of this device. Product Folder Links: PCA9555 Copyright © 2005-2018, Texas Instruments Incorporated #### 8.5 Programming #### 8.5.1 I<sup>2</sup>C Interface The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply via a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy. $I^2C$ communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 18). After the Start condition, the device address byte is sent, MSB first, including the data direction bit (R/W). This device does not respond to the general call address. After receiving the valid address byte, this device responds with an ACK, a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the Start and Stop conditions. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see Figure 19). A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 18). Any number of data bytes can be transferred from the transmitter to the receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 20). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation. A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition. Figure 18. Definition Of Start And Stop Conditions Figure 19. Bit Transfer ## TEXAS INSTRUMENTS ## **Programming (continued)** Figure 20. Acknowledgment On I<sup>2</sup>C Bus #### 8.5.2 Register Map **Table 1. Interface Definition** | ВҮТЕ | | | | В | IT | | | | |--------------------------------|---------|-----|-----|-----|-----|-----|-----|---------| | | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (LSB) | | I <sup>2</sup> C slave address | L | Н | L | L | A2 | A1 | A0 | R/W | | P0x I/O data bus | P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 | | P1x I/O data bus | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | #### 8.5.2.1 Device Address Figure 21 shows the address byte of the PCA9555. Figure 21. PCA9555 Address **Table 2. Address Reference** | | INPUTS | | I <sup>2</sup> C BUS SLAVE ADDRESS | |----|--------|----|------------------------------------| | A2 | A1 | A0 | I C BUS SLAVE ADDRESS | | L | L | L | 32 (decimal), 20 (hexadecimal) | | L | L | Н | 33 (decimal), 21 (hexadecimal) | | L | Н | L | 34 (decimal), 22 (hexadecimal) | | L | Н | Н | 35 (decimal), 23 (hexadecimal) | | Н | L | L | 36 (decimal), 24 (hexadecimal) | | Н | L | Н | 37 (decimal), 25 (hexadecimal) | | Н | Н | L | 38 (decimal), 26 (hexadecimal) | | Н | Н | Н | 39 (decimal), 27 (hexadecimal) | The last bit of the slave address defines the operation (read or write) to be performed. A high (1) selects a read operation, while a low (0) selects a write operation. #### 8.5.2.2 Control Register And Command Byte Following the successful acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the PCA9555. Three bits of this data byte state the operation (read or write) and the internal register (input, output, polarity inversion, or configuration) that will be affected. This register can be written or read through the I<sup>2</sup>C bus. The command byte is sent only during a write transmission. Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent. Figure 22. Control Register Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|----|----|----| | 0 | 0 | 0 | 0 | 0 | B2 | B1 | В0 | **Table 3. Command Byte** | CONT | ROL REGISTER | R BITS | COMMAND | REGISTER | PROTOCOL | POWER-UP | |------|--------------|--------|------------|---------------------------|-----------------|-----------| | B2 | B1 | В0 | BYTE (HEX) | REGISTER | PROTOCOL | DEFAULT | | 0 | 0 | 0 | 0x00 | Input Port 0 | Read byte | xxxx xxxx | | 0 | 0 | 1 | 0x01 | Input Port 1 | Read byte | xxxx xxxx | | 0 | 1 | 0 | 0x02 | Output Port 0 | Read/write byte | 1111 1111 | | 0 | 1 | 1 | 0x03 | Output Port 1 | Read/write byte | 1111 1111 | | 1 | 0 | 0 | 0x04 | Polarity Inversion Port 0 | Read/write byte | 0000 0000 | | 1 | 0 | 1 | 0x05 | Polarity Inversion Port 1 | Read/write byte | 0000 0000 | | 1 | 1 | 0 | 0x06 | Configuration Port 0 | Read/write byte | 1111 1111 | | 1 | 1 | 1 | 0x07 | Configuration Port 1 | Read/write byte | 1111 1111 | #### 8.5.2.3 Register Descriptions The Input Port registers (registers 0 and 1) reflect the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level. Before a read operation, a write transmission is sent with the command byte to indicate to the I<sup>2</sup>C device that the Input Port register will be accessed next. Table 4. Registers 0 And 1 (Input Port Registers) | Bit | 10.7 | 10.6 | 10.5 | 10.4 | 10.3 | 10.2 | 10.1 | 10.0 | |---------|------|------|------|------|------|------|------|------| | Default | X | Х | Х | Х | X | Х | X | Х | | Bit | I1.7 | I1.6 | I1.5 | I1.4 | I1.3 | l1.2 | I1.1 | I1.0 | | Default | Х | Х | Х | Х | Х | Х | Х | Х | The Output Port registers (registers 2 and 3) show the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value. Table 5. Registers 2 And 3 (Output Port Registers) | Bit | 00.7 | O0.6 | O0.5 | 00.4 | 00.3 | 00.2 | 00.1 | 00.0 | |---------|------|------|------|------|------|------|------|------| | Default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bit | 01.7 | 01.6 | 01.5 | 01.4 | 01.3 | 01.2 | 01.1 | 01.0 | | Default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | The Polarity Inversion registers (registers 4 and 5) allow polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin's polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin's original polarity is retained. Table 6. Registers 4 And 5 (Polarity Inversion Registers) | Bit | N0.7 | N0.6 | N0.5 | N0.4 | N0.3 | N0.2 | N0.1 | N0.0 | |---------|------|------|------|------|------|------|------|------| | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | N1.7 | N1.6 | N1.5 | N1.4 | N1.3 | N1.2 | N1.1 | N1.0 | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The Configuration registers (registers 6 and 7) configure the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with a high-impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output. Table 7. Registers 6 And 7 (Configuration Registers) | Bit | C0.7 | C0.6 | C0.5 | C0.4 | C0.3 | C0.2 | C0.1 | C0.0 | |---------|------|------|------|------|------|------|------|------| | Default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bit | C1.7 | C1.6 | C1.5 | C1.4 | C1.3 | C1.2 | C1.1 | C1.0 | | Default | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### 8.5.2.4 Bus Transactions Data is exchanged between the master and the PCA9555 through write and read commands. #### 8.5.2.4.1 Writes Data is transmitted to the PCA9555 by sending the device address and setting the least-significant bit to a logic 0 (see Figure 21 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte. The eight registers within the PCA9555 are configured to operate as four register pairs. The four pairs are input ports, output ports, polarity inversion ports, and configuration ports. After sending data to one register, the next data byte is sent to the other register in the pair (see Figure 23 and Figure 24). For example, if the first byte is sent to output port (register 3), the next byte is stored in Output Port 0 (register 2). There is no limitation on the number of data bytes sent in one write transmission. In this way, each 8-bit register may be updated independently of the other registers. Figure 23. Write To Output Port Registers Figure 24. Write To Configuration Registers #### 8.5.2.4.2 Reads Copyright © 2005-2018, Texas Instruments Incorporated The bus master first must send the PCA9555 address with the least-significant bit set to a logic 0 (see Figure 21 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again, but this time, the least-significant bit is set to a logic 1. Data from the register defined by the command byte then is sent by the PCA9555 (see Figure 25 through Figure 27). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. For example, if the command byte references Input Port 1 before the restart, and the restart occurs when Input Port 0 is being read, the stored command byte changes to reference Input Port 0. The original command byte is forgotten. If a subsequent restart occurs, Input Port 0 is read first. Data is clocked into the register on the rising edge of the ACK clock pulse. After the first byte is read, additional bytes may be read, but the data now reflect the information in the other register in the pair. For example, if Input Port 1 is read, the next byte read is Input Port 0. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data. Figure 25. Read From Register - A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (read Input Port register). - B. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 25 for these details). Figure 26. Read Input Port Register, Scenario 1 - A. Transfer of data can be stopped at any time by a Stop condition. When this occurs, data present at the latest acknowledge phase is valid (output mode). It is assumed that the command byte previously has been set to 00 (read Input Port register). - B. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port (see Figure 25 for these details). Figure 27. Read Input Port Register, Scenario 2 #### 9 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information #### 9.2 Typical Application Figure 28 shows an application in which the PCA9555 can be used. - A. Device address is configured as 0100100 for this example. - B. P00, P02, and P03 are configured as outputs. - C. P01, P04-P07, and P10-P17 are configured as inputs. - D. Pin numbers shown are for DB, DBQ, DGV, DW, and PW packages. Figure 28. Typical Application #### **Typical Application (continued)** #### 9.2.1 Design Requirements For this design example, use the parameters shown in Table 8. **Table 8. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |-----------------------------------------------------------|---------------| | I <sup>2</sup> C and Subsystem Voltage (V <sub>CC</sub> ) | 5 V | | Output current rating, P-port sinking (I <sub>OL</sub> ) | 25 mA | | I <sup>2</sup> C bus clock (SCL) speed | 400 kHz | #### 9.2.2 Design Requirements #### 9.2.2.1 Minimizing I<sub>CC</sub> When I/O Is Used To Control Led When an I/O is used to control an LED, normally it is connected to $V_{CC}$ through a resistor as shown in Figure 28. Because the LED acts as a diode, when the LED is off, the I/O $V_{IN}$ is about 1.2 V less than $V_{CC}$ . The $\Delta I_{CC}$ parameter in Electrical Characteristics shows how $I_{CC}$ increases as $V_{IN}$ becomes lower than $V_{CC}$ . For battery-powered applications, it is essential that the voltage of I/O pins is greater than or equal to $V_{CC}$ when the LED is off to minimize current consumption. Figure 29 shows a high-value resistor in parallel with the LED. Figure 30 shows $V_{CC}$ less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O $V_{IN}$ at or above $V_{CC}$ and prevent additional supply current consumption when the LED is off. Figure 29. High-Value Resistor In Parallel With Led Figure 30. Device Supplied By Lower Voltage ## TEXAS INSTRUMENTS #### 9.2.3 Application Curves ## 10 Power Supply Recommendations #### 10.1 Power-On Reset Errata A power-on reset condition can be missed if the VCC ramps are outside specification listed below. #### 10.1.1 System Impact If ramp conditions are outside timing allowances above, POR condition can be missed, causing the device to lock up. #### 11 Layout #### 11.1 Layout Guidelines For printed circuit board (PCB) layout of the PCA9555, common PCB layout practices must be followed, but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the $V_{\rm CC}$ pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors must be placed as close to the PCA9555 as possible. These best practices are shown in the *Layout Example*. For the layout example provided in the *Layout Example*, it is possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power ( $V_{CC}$ ) and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to $V_{CC}$ , or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in the *Layout Example*. #### 11.2 Layout Example Figure 33. PCA9555 Example Layout Submit Documentation Feedback #### 12 Device and Documentation Support #### 12.1 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.2 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.3 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 27-Feb-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | PCA9555DB | ACTIVE | SSOP | DB | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | Samples | | PCA9555DBQR | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PCA9555 | Samples | | PCA9555DBQRG4 | ACTIVE | SSOP | DBQ | 24 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PCA9555 | Samples | | PCA9555DBR | ACTIVE | SSOP | DB | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | Samples | | PCA9555DGVR | ACTIVE | TVSOP | DGV | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | Samples | | PCA9555DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9555 | Samples | | PCA9555DWG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9555 | Samples | | PCA9555DWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9555 | Samples | | PCA9555DWRG4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PCA9555 | Samples | | PCA9555DWT | NRND | SOIC | DW | 24 | | TBD | Call TI | Call TI | -40 to 85 | | | | PCA9555N | NRND | PDIP | N | 24 | | TBD | Call TI | Call TI | -40 to 85 | | | | PCA9555PW | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | Samples | | PCA9555PWE4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | Samples | | PCA9555PWG4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | Samples | | PCA9555PWR | NRND | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | | | PCA9555PWRE4 | NRND | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | | | PCA9555PWRG4 | NRND | TSSOP | PW | 24 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | PD9555 | | | PCA9555PWT | NRND | TSSOP | PW | 24 | | TBD | Call TI | Call TI | -40 to 85 | | | #### PACKAGE OPTION ADDENDUM 27-Feb-2018 | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | PCA9555RGER | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PD9555 | Samples | | PCA9555RGERG4 | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | PD9555 | Samples | | PCA9555RHLR | NRND | VQFN | RHL | 24 | | TBD | Call TI | Call TI | -40 to 85 | | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 27-Feb-2018 #### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | PCA9555DBQR | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | PCA9555DBR | SSOP | DB | 24 | 2000 | 330.0 | 16.4 | 8.2 | 8.8 | 2.5 | 12.0 | 16.0 | Q1 | | PCA9555DGVR | TVSOP | DGV | 24 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | PCA9555DWR | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | PCA9555PWR | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | | PCA9555RGER | VQFN | RGE | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 27-Feb-2018 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | PCA9555DBQR | SSOP | DBQ | 24 | 2500 | 367.0 | 367.0 | 38.0 | | PCA9555DBR | SSOP | DB | 24 | 2000 | 367.0 | 367.0 | 38.0 | | PCA9555DGVR | TVSOP | DGV | 24 | 2000 | 367.0 | 367.0 | 35.0 | | PCA9555DWR | SOIC | DW | 24 | 2000 | 367.0 | 367.0 | 45.0 | | PCA9555PWR | TSSOP | PW | 24 | 2000 | 367.0 | 367.0 | 38.0 | | PCA9555RGER | VQFN | RGE | 24 | 3000 | 367.0 | 367.0 | 35.0 | DBQ (R-PDSO-G24) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side. - D. Falls within JEDEC MO-137 variation AE. DBQ (R-PDSO-G24) ## PLASTIC SMALL OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. DW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. PW (R-PDSO-G24) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## PW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### DB (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 RHL (R-PVQFN-N24) ## PLASTIC QUAD FLATPACK NO-LEAD - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. JEDEC MO-241 package registration pending. PLASTIC QUAD FLATPACK - NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H PLASTIC QUAD FLATPACK- NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.. #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.